# Performance and cost optimization of the PCB through using intelligent PCB design Fineline QPI BV **DESIGN AUTOMATION & EMBEDDED SYSTEMS** # **ABOUT FINELINE QPI BV** Our History **Established in 1988 as QPI,** quickly became one of the major suppliers of quick turn high end PCBs in NL and BE In 1996 the PCB Design group was added Since 2002 ISO 9001 certified, today ISO2001-2015 Opened in 2010 its own office in Shenzhen China, today integrated in the Fineline China office 2015 QPI has been acquired by Fineline Global #### Our Profile #### **Dutch Subsidiary of Fineline Global.** A NL based company offering PCB supply, PCB Design and PCB Laboratory supported with the power of Fineline Global, one of the world leading PCB suppliers #### Locations #### Helmond (Netherlands) Sales, Engineering and Order Management Logistics, Laboratory #### Sales Netherlands, Belgium, Luxemburg, Poland, Czech republic, Slovakia, Hungary, Romania #### **Our Vision** To be market leaders in all aspects of PCB supply and PCB Design from RFQ through delivery and on going support. Customer service is our priority # CLEAN SHEET OF PAPER # SUBJECTS - PCB design flow - Key factors which determine the costs and performance of the PCB/PCBA - Layout PCB/PCBA - Early supplier involvement - Design For Manufactering (DFX) PCB/PCBA - Production PCB/PCBA - Conclusion ## PCB DESIGN FLOW - Idea/new product, requirement or function - Graphic/mechanical engineering (3D) - ➤ Determin the size and shape - Hardware engineering - > Determine the specifications required - ➤ Creation of electrical schematic - Choosing the required components - > Choosing the required technolgy - Software engineering - ➤ Start writing the software - Design engineer - ► Layout of PCB/PCBA Idea, new product Graphic Mechanical engineering Hardware engineering Software engineering PCB Design ## **SPECIFICATIONS** - Rigid, flex, flex-rigid - > Dynamic behavior for flex and flex-rigid - Power consumption (Current required) - >Track width and thickness - High Voltage requirement - ➤ Isolation between layers - Impedance control - > Accuracy of Cu pattern - ➤ Stack-up - > Material - High speed digital design - ➤ Material related - Environment - ➤ Vacuum, temperature, moisture - Qualification+reports - ➤ IPC 2/3, AS9100, MIL55110, TS16949 etc. ## COMPONENT CHOICE - Hardware engineering decides the type of components - > BGA, LGA, QFN, QFP, resistors, capacitors etc. - Availabilty check is very important these days due to long-leadtime - >Suitable alternative - Pitch of these packages determine the design rules required - The smaller the pitch the complexer the PCB/PCBA design - > Pitch >0,8 mm means standard design rules - > Pitch <0,8 mm means you will need blind and buried via's - > Components >= 0402 means relative easy solder proces - Components <=0402 means critical processing</p> #### **BGAs and CSPs Save Board Space** Smaller chip packages allow products to become more compact and convenient, but complicate design efforts to place decoupling capacitors where they will be most effective for reducing EMI # **DESIGN RULES** - Size of the PCB - Number of layers - Cu Thickness - Track and gap - Annularing - Smallest holes size - Blind/buried/stacked via - Via in pad - > Resin or Cu filled - Finish - Tolerances ## MATERIAL CHOICE - Try to use as much standard materials as possible - > Specify it according to IPC4101/... - > Try to avoid to specify a brand or type if not really necessary - If you need to use special material - ➤ Option: order upfront when stack-up is fixed → reduces leadtime - Stack-up of PCB - ➤ Core thicknesses and prepreg type Fineline-global.com | qpigroup.com | # **QUANTITY & LEAD-TIME** - Production is done is panels - > Be aware when creating sub-panels - Min. Production batch is one panel - Quick turn around service costs extra (QTA) | Panel: 18.0 x 24.0 Array: 11.125 x 5.125 Panel 7 leidic: 4 Arrays of 4 Partis 16 Partis Total 16 Partis Total 16 Partis Total 16 Partis Total 16 Partis Total 17 Panel 7 leidic: 4 Arrays of 4 Partis 18 Partis Total 19 Panel: 1 x 4, Origin: x3.4375 y1.6 On Array: 2 x 2 Spacing: On Panel: NA x 0.1 On Array: 0.125 x 0.125 Panel Borders: Left: 3.4375 Right: 3.4375 Total: 16 Right: 0.5 Total: 16 Right: 0.5 Top: 0.6 Bottom: 0.6 Poor utilization! Increase cost of 33% (16 circuits per panel verse | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Poor utilization ! Increase cost of 33% (16 circuits per panel verse | Fanel: 18.0 x 24.0 Array: 11.125 x 5.125 Part: 5.0 x 2.0 Panel Yield: 4 Arrays of 4 Parts 16 Parts: Total 62.8% Material Utilization Matrix: On Panel: 1 x 4, Ongin: X3.4375 Y1.6 On Array: 2 x 2 Spacing: On Panel: NA x 0.1 On Array: 0.125 x 0.125 Panel Borders: Left: 3.4375 Right: 3.4375 Top: 1.6 Botton:: 1.6 Array Borders: Left: 0.5 Right: 0.5 | | 24 circuits per panel) | Poor utilization! | | 18.0 x 24.0<br>1.125 x 5.125<br>0 x 2.0<br>ald:<br>s of 4 Parts<br>s Total<br>staterial Utilization | | | |----------------------------------------------------------------------------------------------------------------------------------|---|--| | al: 1 x 4, Origin: X3 4375 Y1 6<br>y, 2 x 2<br>d: NA x 0.1<br>yy, 0.125 x 0 125<br>rders:<br>i375 Right: 3,4875<br>5 Bottom: 1.6 | Z | | | Poor utilization! | | | | | K | <u>egular she</u> | eet (Kaw F | <del>K-4 copp</del> ( | opper clad) | | | |---|-----|-------------------|------------|-----------------------|-------------|--|--| | | Cut | mm | inch | mm | inch | | | | | 1 | 1220 | 48 | 915 | 36 | | | | - | 4 | 610 | 24 | 457 | 18 | | | | | 6 | 457 | 18 | 406 | 16 | | | | | 6 | 610 | 24 | 305 | 12 | | | | | 8 | 610 | 24 | 228 | 9 | | | | | 8 | 457 | 18 | 305 | 12 | | | | _ | 9 | 406 | 16 | 305 | 12 | | | | | 10 | 457 | 18 | 244 | 10 | | | | | | | | 1 36-277 | T W TS | | | Good utilization # LAYOUT PCB/PCBA - Set-up Libary - > Foot print according to specification or IPC2 - Mechanical outline - Schematic entry - Set-up fixed component placements - ➤ USB, Ethernet, Power etc. - Component placement - Height restriction - Routing of critical signals - >High current - ➤ High speed - ➤ Impedance traces - ➤ Length matching - >Skew groups - Full and split planes - Set-up output files - ➤ ODB++, gerber, design file # EARLY SUPPLIER INVOLVEMENT - Think about who would be capable of manufacturing your design - ➤ Low volume, high volume - ➤ Quick turn around - **≻**Complexity - Be aware of the capabilities of your partner - ➤ Determine their sweet spot - Get them involved with your design - ➤ No suprises during RFQ or order stage ## **DESIGN FOR MANUFACTURING (DfX)** - With special software the layout can be checked for manufacturability - > Reccomended (not standard) - > Extra cost and time - Goal of DfM is "first time right" ## **DESIGN FOR MANUFACTURING (DfM)** - DFM PCB (e.g. Genesis 2000) - > Determine overall PCB technology - ➤ Design rule check - Pattern, holes, mechanical checks - ➤ Netlist check - Compare cad netlist with gerber net list - >Impedance check - Calculte required impedance - Check stack-up manufacturabilty PTH to Cu Plane Profile to Copper PTH to Copper - NPTH to Copper Track to Track Encroachment Web (Dam) DL559454- ## **DESIGN FOR MANUFACTURING (DfA)** - DFM PCBA (e.g. Valor NPI) - ➤ General check - Panel, Fiducials, transport edge, tooling holes - ➤ BOM issues - Wrong codes, availability - > Solderability check - Reflow, wave, paste - ➤ Design rule check - Component overlap, orientation, tombstoning, footprint, test, repair event 2019 ## PRODUCTION PCB/PCBA - When the design is finished RFQ stage starts - ➤ Don't expect a full DfM in RFQ stage - ➤ During RFQ process only a ligth DfM will take place - After placing the order production will start tooling and EQ's will follow - ➤ Only when EQ's are finished the quoted lead-time starts | PCB Technology | Single sided | Double sided | Multi-layer | Flex-rigid | H.D.I. | |----------------------|--------------|--------------|-------------|------------|--------| | PCB production steps | 22 | 30 | 40 | 60 | >60 | ## CONCLUSION - It is very easy to over or under specify your design - ➤ Be aware of the technology you really need - ➤ Your choice will determine the complexity of your PCB - Talk to your production partner don't make assumption - ➤ Be aware of their capabilities - ➤ Make sure that what you design fits their production - Respect the extra time and costs of DFx - ➤ Best way to achieve the "First time right goal" ## MORE INFO - ✓ Fineline QPI BV - ✓ Panovenweg 12 - ✓ 5708 HR Helmond - ✓ The Netherlands - ✓ T 0031 492 590059 - ✓ Info-qpi@finelineglobal.com - ✓ Fineline-global.com - ✓ Qpigroup.com 18