• Home
  • Nieuws
  • Programma
  • Demo’s op de beursvloer
  • Exposanten
    • Deelnemen als exposant
      • Deelnameformulier D&E event 2023
    • Mediapartners
  • Locatie
  • Historie
    • Programma 2022
    • Programma 2021
    • Programma 2020
    • Programma 2019
      • Foto impressie
    • Programma 2018
      • D&E Event NL
        • Partners NL
      • D&E Event BE
        • Conference 2018
        • Exhibitors 2018
        • Exhibition Center
        • Partners BE
    • D&E NL 2017
      • Programma NL 2017
      • Exposanten 2017
    • D&E BE 2017
      • Conference BE 2017
      • Exhibitors 2017
    • D&E 2016
      • Presentaties en programma 2016
      • Exposanten 2016
    • D&E 2015
      • Presentaties en programma 2015
    • D&E 2014
      • Exposanten 2014
      • Presentaties en programma 2014
    • D&E 2013
      • Exposanten 2013
      • Presentaties en programma 2013
      • D&E Event – 9 oktober 2013
  • Contact
  • Account
    • Login
  • Login
  • Zoeken

D&E Event

Design Automation & Embedded Systems

FPGA hardware acceleration turns out to be a software based design flow

FPGA design flow becomes more and more a software based designflow. Till recently FPGA designers used VHDL/Verilog as a design entry language, while now languages as C/
C++, OpenCL or SystemC are more common. The latest generation Xilinx MPSoC FPGAs has integrated ARMand GPU cores as well as a variety of IP blocks that needs to be software
controlled. The Xilinx SDSoC tool helps the FPGA designer to accelerate hissoftware design by moving selected software functions to FPGA hardware resources. This presentation gives you
a quick overview how this is done.

Frank de Bont, Core|vision

Terug naar programma

Privacy statement
Disclaimer
Cookies

Copyright © 2023 · Onderdeel van FHI ·